Back close

FPGA Based Implementation of a Floating Point Multiplier and its Hardware Trojan Models

Publication Type : Journal Article

Publisher : IEEE

Source : 2019 IEEE 16th India Council International Conference (INDICON)

Url : https://doi.org/10.1109/indicon47234.2019.9030341

Campus : Coimbatore

School : School of Engineering

Department : Electronics and Communication

Year : 2019

Abstract : Floating point multiplication plays a crucial role in computationally intensive applications like digital signal processing. This paper deals with the design of a single precision floating point multiplier and its FPGA realization with LCD interface for output display. To bring out the need for secure hardware design, hardware Trojan models are proposed for the mantissa multiplication unit of the floating point multiplier. Implementation results show that the Trojans produce an average difference of 15%-20% in the product values, an increase of on-chip power by 1.61% and an increase of 0.4% in the number of LUTs. The negligible change in the area and power dissipated establishes the stealthy nature of the proposed Trojans.

Cite this Research Publication : S Nikhila, B Yamuna, Karthi Balasubramanian, Deepak Mishra, FPGA Based Implementation of a Floating Point Multiplier and its Hardware Trojan Models, 2019 IEEE 16th India Council International Conference (INDICON), IEEE, 2019, https://doi.org/10.1109/indicon47234.2019.9030341

Admissions Apply Now