Back close

Parity based Error Correction Code for Embedded Memories

Publication Type : Conference Paper

Publisher : IEEE

Source : 2025 Devices for Integrated Circuit (DevIC)

Url : https://doi.org/10.1109/devic63749.2025.11012346

Campus : Bengaluru

School : School of Engineering

Department : Electronics and Communication

Year : 2025

Abstract : Modern technology is rapidly evolving; modern circuits are becoming more optimized and complex, enabling higher processing speeds and increased storage capacities. However, as electronic devices shrink in size, they become more susceptible to faults, particularly in radiation-intensive environments and extreme temperatures. One major concern in memory systems in modern technology is the data corruption caused by charged particles, which are leading to transient faults that affect system reliability. In this work, a novel Error Correction Code (ECC) method has been introduced, specifically the parity-based ECC, which has a high rate of detecting and correcting the burst errors. This design was implemented using Verilog and synthesized using the Cadence tool on a 45-nm technology node. The proposed ECC can correct up to 4-bit adjacent and non-adjacent errors for 16-bit data and 8-bit adjacent and non-adjacent errors for 32-bit data. The experimental results showed that the error correction code corrects 100% of quadruple adjacent error and 8-bit adjacent error bits. In addition, the area and power consumption as shown considerable reduction when compared to two other existing works.

Cite this Research Publication : K Srinidhi, Surya. V. N. S. V. Chakka, M. Vinodhini, Parity based Error Correction Code for Embedded Memories, 2025 Devices for Integrated Circuit (DevIC), IEEE, 2025, https://doi.org/10.1109/devic63749.2025.11012346

Admissions Apply Now