Back close

Design of Low Power Asynchronous Parallel Adder

Publication Type : Journal Article

Publisher : International Journal For Scientific Research and Development

Source : International Journal For Scientific Research and Development, Volume 3, Number 4, p.904-908 (2015)

Url : http://ijsrd.com/Article.php?manuscript=IJSRDV3I40588

Campus : Bengaluru

School : School of Engineering

Department : Electronics and Communication

Year : 2015

Abstract : This paper describes an asynchronous parallel adder. It is based on Radix method for faster computation of sum and to reduce delay caused by carry chain. The computation has been carried out using parallel process. The aim of this work is to reduce the Power Delay Product (PDP) and Energy Delay Product (EDP) of an adder. We use two Full Adders (FA) in a single block and use a carry look-ahead technique to shorten the carry path within the radix-4 FA block. To obtain low area, the carry is generated first and then it is reused in sum generation. The adder is implemented using Tanner EDA v13 tool. The practicality and superiority of the proposed technique have been verified by simulations over other asynchronous adders.

Cite this Research Publication : B. Roseline. R and Kamatchi S., “Design of Low Power Asynchronous Parallel Adder ”, International Journal For Scientific Research and Development, vol. 3, pp. 904-908, 2015.

Admissions Apply Now