Back close

Design and analysis of low power open core protocol compliant interface using VHDL

Publication Type : Conference Paper

Publisher : ICETECT

Source : 2011 International Conference on Emerging Trends in Electrical and Computer Technology, ICETECT 2011, Chunkankadai, p.621-625 (2011)

Url : http://www.scopus.com/inward/record.url?eid=2-s2.0-79957596624&partnerID=40&md5=02a77724eb3ea91fef211571af297669

Keywords : Buses, Computer hardware description languages, Design, Electric properties, I2C Controller, Interface, Interfaces (computer), Internet protocols, Master, OCP compliant, Processor, Programmable logic controllers, Reusability, Slave

Campus : Amritapuri, Coimbatore

School : School of Engineering

Department : Computer Science, Electronics and Communication

Year : 2011

Abstract : The necessity of Intellectual Properties (IP) reuse to shorten the design time and the complexity makes the large scale System On Chip (SoC) more challenging. An efficient bus protocol for the core communication between IP block is OCP. Open Core Protocol (OCP) defines the only non-proprietary, openly licensed, core centric protocol with high-performance, bus-independent interface between IP cores that reduces design time, design risk, and manufacturing costs and promote IP core reusability for SOC designs. Bus Bridge interconnects other bus standard to OCP. This paper focus on the design and implementation of Bus Bridge using OCP master and I2C slave protocol. I2C is a simple bi-directional 2-wire bus for efficient inter-IC control. The developed FSM's for OCP and I2C were implemented using VHDL and the synthesis is done using Xilinx ISE 10.1. © 2011 IEEE.

Cite this Research Publication : Dr. Ramesh Bhakthavatchalu, Deepthy, G. R., Vidhya, S., and Nisha, V., “Design and analysis of low power open core protocol compliant interface using VHDL”, in 2011 International Conference on Emerging Trends in Electrical and Computer Technology, ICETECT 2011, Chunkankadai, 2011, pp. 621-625.

Admissions Apply Now