Publication Type : Conference Paper
Publisher : IEEE
Source : 2024 International Conference on Electrical Electronics and Computing Technologies (ICEECT)
Url : https://doi.org/10.1109/iceect61758.2024.10738924
Campus : Bengaluru
School : School of Engineering
Department : Electronics and Communication
Year : 2024
Abstract : The Leading Zero Counting is an elementary block in floating point arithmetic operations. We present an optimized structure for Leading Zero Count (LZC) operations. Contingent on newly derived Boolean relations for the bits, 8-bit LZC is obtained. LZCs of further bit widths are designed and assessed. We focus on Application-Specific Integrated Circuits (ASIC) implementations of LZC at 45nm technology and thereby analyzed and compared the results with 3 other existing architectures. The results serve to have significant reductions in the overall power area delay product of the circuits.
Cite this Research Publication : M. Saahithya, N. Hemanth and M. Vinodhini, "Optimized Leading Zero Count Structure for Arithmetic Computations," 2024 International Conference on Electrical Electronics and Computing Technologies (ICEECT), Greater Noida, India, 2024, pp. 1-5, doi: 10.1109/ICEECT61758.2024.1073892